

# FPGA on-chip FIFO read and write Experiment

Technical Email: <a href="mailto:alinx@aithtech.com">alinx@aithtech.com</a> Sales Email: <a href="mailto:rachel.zhou@alinx.com">rachel.zhou@alinx.com</a>

## 1 Experiment Introduction

This document describes how to use the internal FIFO of the FPGA and the program to read and write data to the FIFO.

### 2 Experiment Principle

FIFO: First in, First out. Xilinx provides the FIFO IP core in VIVADO. We only need to instantiate a FIFO through the IP core to write and read the data stored in the FIFO according to the read and write timing of the FIFO. In the experiment, VIVADO integrated online logic analyzer "ila" will be used to observe the read and write timing of the FIFO and the data read from the FIFO.

### 3 Programming

#### 3.1 FIFO IP addition and configuration

Create a new fifo\_test project before adding the FIFO IP, then add the FIFO IP to the project as follows:

1. Click on the "IP Catalog" in the figure below, search for "fifo" in the pop-up interface on the right, find the "FIFO Generator", and double-click to open it.



2. In the pop-up configuration page, you can choose whether to read or write the clock separately or use the same one. Generally speaking, we use "FIFO" to cache the data, usually the clock speed on both sides is different. So the independent clock is the most commonly used, we select "Independent Clocks Block RAM" here, and then click "Next" to the next configuration page.





3. Switch to the "Native Ports" column and select the data bit width of "16"; FIFO deep selection of "512", the actual use can be set according to your own needs. Other configurations are OK by default.



4. Switch to the "Data Counts" column and enable the "Write Data Count" and "Read Data Count" so that we can use these two values to see how much data is inside the "FIFO". Click "OK" and Generate generates the "FIFO IP".





#### 3.2 FIFO port definition and timing

Simple Dual Port RAM Module port description as below:

| Signal Name   | direction | Description                  |
|---------------|-----------|------------------------------|
| rst           | in        | Reset signal, high effective |
| wr_clk        | in        | Write clock input            |
| rd_clk        | in        | Read clock input             |
| din           | in        | Write data                   |
| wr_en         | in        | Write enable, high effective |
| rd_en         | in        | Read enable, high effective  |
| dout          | out       | Reading data                 |
| full          | out       | Full Signal                  |
| empty         | out       | Empty signal                 |
| rd_data_count | out       | Number of readable data      |
| wr_data_count | out       | Number of writable data      |

The data writing and reading of the FIFO are all operated according to the rising edge of the clock. When the "WR\_EN" signal is high, the FIFO data is written. The data of "WR\_DATA\_COUNT" will not take effect immediately. For example, the third clock of the following figure starts to write the FIFO data, "WR\_DATA\_COUNT" The value will change on the 4th clock. The figure below shows the FIFO write timing.





**FIFO Write Timing** 

When the "RD\_EN" signal is high, the FIFO data is read. The data of "RD\_DATA\_COUNT" does not take effect immediately. For example, the third clock in the figure below starts to write to the "FIFO" data, and the value of "RD\_DATA\_COUNT" changes when the fourth clock is used. The figure below shows the FIFO read timing



**FIFO Read Timing** 

#### 3.3 FIFO test program

First add an instantiation of the FIFO IP. The instantiation and programming of the FIFO IP are as follows:



```
△ //实例化FIFO
100
101
      fifo_ip fifo_ip_inst (
                                    ), // input rst
        .rst
                        ("rst n
102
                        (clk
                                    ), // input wr_clk
        wr clk
103
                        (clk
                                    ), // input rd_clk
        .rd_clk
104
                                     ), // input [15 : 0] din
        din
                        (w_data
105
        .wr_en
                        (wr_en
                                     ), // input wr_en
106
                        (rd_en
                                    ), // input rd_en
        .rd_en
107
                        (r_data
                                     ), // output [15 : 0] dout
        . dout
108
                                    ), // output full
        . full
                        (full
109
                                    ), // output empty
                        (empty
110
        . empty
        .rd_data_count (rd_data_count), // output [8 : 0] rd_data_count
111
        .wr_data_count (wr_data_count) // output [8 : 0] wr_data_count
      );
113
```

The FIFO write process will determine if the FIFO is empty. If it is empty, start writing data and write until it is full.

```
always@(*)
38 🗐 begin
          case(write_state)
             W IDLE:
                 if(empty = 1'b1)
                                                //FIFO空, 开始写FIFO
41
                     next_write_state <= W_FIF0;
               else
                     next_write_state <= W_IDLE;
             W FIFO:
               if(full = 1'b1)
                                                //FIFO病
                     next_write_state <= W_IDLE;
                 else
                     next_write_state <= W_FIF0;
             default:
50
                 next_write_state <= W_IDLE;</pre>
          endcase
53 A end
      assign wr_en = (next_write_state = W_FIF0) ? 1'b1 : 1'b0;
```

The FIFO read process will determine if the FIFO is full. If it is full, it starts reading the data and reads it until it is empty.



```
79 🖯 always@(*)
80 🖯 begin
         case(read_state)
             R IDLE:
82 F
                if(full = 1'b1)
                                              //FIFO病, 开始读FIFO
83
                    next_read_state <= R_FIF0;
85
                    next_read_state <= R_IDLE;
86
            R_FIFO:
                if(empty = 1'b1)
                                              //FIFO病
88
                    next_read_state <= R_IDLE;
                    next_read_state <= R_FIF0;
91
             default:
                 next_read_state <= R_IDLE;
         endcase
95 📄 end
96
      assign rd_en = (next_read_state = R_FIF0) ? 1'b1 : 1'b0;
```

In order to see the FIFO data read and write in real time, we have added the ila tool to observe the FIFO data signal and control signal. Please refer to the "I2C Interface EEPROM Experiment.pdf" tutorial for how to generate ila.

# 4 Experiment Result

Generate a "bit" file and download it to the "FPGA". Observe the read and write data of the FIFO through "ila"



In the "Waveform" window we can see that when "empty" becomes high, the "FIFO" starts writing data "(0~1FE)".





When the "full" signal of the FIFO goes high, the FIFO stops writing and starts reading data (0~1FE).

